Reg. Number:



## Continuous Assessment Test (CAT) – II - October 2024

| Programme                     |   | B.Tech CSE, B.Tech CSE<br>(Specializations) and B.Tech<br>Electronics and Computer<br>Engineering (BLC) | Semester     | : | FALL 24-25                                                               |
|-------------------------------|---|---------------------------------------------------------------------------------------------------------|--------------|---|--------------------------------------------------------------------------|
| Course Code &<br>Course Title | : | BCSE205L & Computer<br>Architecture and Organization                                                    | Class Number | : | CH2024250101393<br>CH2024250101392<br>CH2024250102314<br>CH2024250102677 |
| Faculty                       | : | Dr. Vaidehi Vijayakumar<br>Dr. Kavitha J C<br>Dr. Aswiga R V<br>Dr. Arivarasi                           | Slot         | : | F1 +TF1                                                                  |
| Duration                      | : | 1.30 Hrs                                                                                                | Max. Mark    | : | 50                                                                       |

| Q. No. | Sub-<br>division |                                                                                                                                                                                                                                                                                                                                                                               | Question Text                                          | t                                                                                                                         | Marl        |  |  |  |  |  |
|--------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|--|
| 1      |                  | You are required to analyze the working of an architecture that makes use of a single internal processor bus and another that makes use of three buses. Illustrate which architecture is better by deriving the sequence of control steps required to execute the following instructions. List the data path components involved in the execution of the below 2 instructions |                                                        |                                                                                                                           |             |  |  |  |  |  |
|        |                  |                                                                                                                                                                                                                                                                                                                                                                               | # The registers R5 and F<br>be stored at a memory loca | R6 have the source operand tion held in Register R4.                                                                      | ds. The     |  |  |  |  |  |
|        |                  | MOV [R4], R5 #The obe moved to Register 1                                                                                                                                                                                                                                                                                                                                     |                                                        | ory location held in register                                                                                             | R4 is to 10 |  |  |  |  |  |
| 2      |                  | with a dynamic instr<br>follows: 20% class A,<br>of 3 GHz for P1 and c                                                                                                                                                                                                                                                                                                        | uction count of 1.0E6 in 20% class B, 50% class C      | e same instruction set archastructions divided into class, and 10% class D with a close. The instructions are divided ow. | sses as     |  |  |  |  |  |
|        |                  |                                                                                                                                                                                                                                                                                                                                                                               | CPI of Processor 1 (P1)                                |                                                                                                                           |             |  |  |  |  |  |
|        |                  | Instruction Class                                                                                                                                                                                                                                                                                                                                                             | CF101110cessol 1 (F1)                                  | CPI of Processor 2 (P2)                                                                                                   |             |  |  |  |  |  |
|        |                  |                                                                                                                                                                                                                                                                                                                                                                               | 1                                                      | CPI of Processor 2 (P2)                                                                                                   |             |  |  |  |  |  |
|        |                  | Class                                                                                                                                                                                                                                                                                                                                                                         |                                                        |                                                                                                                           |             |  |  |  |  |  |
|        |                  | Class<br>A                                                                                                                                                                                                                                                                                                                                                                    | 1                                                      | 1                                                                                                                         |             |  |  |  |  |  |
|        |                  | Class<br>A<br>B                                                                                                                                                                                                                                                                                                                                                               | 1 2                                                    | 1 2                                                                                                                       |             |  |  |  |  |  |
|        |                  | Class A B C                                                                                                                                                                                                                                                                                                                                                                   | 1 2 3                                                  | 1<br>2<br>3<br>2                                                                                                          |             |  |  |  |  |  |
|        | 1 1              | Class A B C D i) Identify which imple                                                                                                                                                                                                                                                                                                                                         | 1<br>2<br>3<br>3                                       | 1<br>2<br>3<br>2<br>? [4 Marks]                                                                                           | 10          |  |  |  |  |  |

| 3 | Given a 4-way set associative cache with 256 blocks, using 4 bits to represent the offset and 8 bits for the tag and employ LRU (Least Recently Used) as the replacement policy. Using the given parameters for the following main memory addresses 184, 131, 075, 132, 197, 056, 189, 205, 222, 171, 153, and 076 i) Compute the cache line number [4 Marks] ii) The block number within the line, and [3 Marks] iii) Determine the offset within the block [3 Marks] |  |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 4 | Illustrate the layout and organization of the 1MB x 16 RAM module using 64K x 8 DRAM chips.  i) Calculate the number of chips, address bits, the size of the decoder. [6 Marks]  ii) Create an address mapping table for the resulting 64K x 8 DRAM chips organized in the 4x4 grid. [4 Marks]                                                                                                                                                                         |  |
| 5 | Comment on the trueness of the following statements and justify your answers. Use diagrams to elucidate your claim.  i) In case of data transfer using DMA, both the CPU and the DMAC act as the bus masters at the same time. [5 marks]  ii) The CPU uses polling to determine the source of the interrupt when a device generates a vectored address in case of Daisy chaining method. [5 marks]                                                                     |  |

\*\*\*\*\*\*\*All the best\*\*\*\*\*\*